# ADVANCED IC PACKAGING TECHNOLOGIES, MATERIALS, AND MARKETS # 2012 EDITION A Strategic Report Covering the Latest Technologies in IC Packaging, Enabling Portable and other Electronics ## **Report Coverage** - Stacked Packages - Through Silicon Vias (TSV) - 2.5-D and 3-D Integration - System in Package (SiP) - Fan-in QFN - WLPs including Fan-out Style - Substrates - Interconnection and Wire Bond ### **Material** #### **New Venture Research** 337 Clay St., Suite 101 Nevada City, CA 95959 Tel: (408) 244-1100 ## **Report Highlights** - Market Analysis and Forecasts, 2011–2016 - Key Application Forecasts - New Product /Technology Introductions - Industry Outlook - 102 Tables, 154 Figures #### A Technology Market Research Company kwilliams@newventureresearch.com/ www.newventureresearch.com/ Fax: (408) 864-2138 # Advanced IC Packaging Technologies, Materials, and Markets - 2012 Edition # **Synopsis** The Internet has altered the way in which the world and people function, communicate, and connect. The hardware which drives this, and the need for more bandwidth to support it, is driving technological advances in many new ways. Much progress has been made in front end manufacturing, but the current need is to increase Internet speeds by focusing on the "backend," or the packaging end of the chip making process, known as "More than Moore," after Moore's Law. NVR in this report, Advanced IC Packaging Technologies, Materials and Markets, 2012 Edition, captures those advanced IC packaging methods which are critical to success in maintaining technological leadership. **Chapter 3, Stacked Packages**, explains the basics of this critical packaging technology, along with coverage of the latest products. Forecasts include units, prices, packaging revenue, package types, device types, first-level interconnection, and applications. Chapter 4, TSV Market (3-D and 2.5-D stacking) is covered in depth, including various methods of connecting the devices, with coverage of the latest new products and processes. Unit projections of both 2.5-D and 3-D are forecast, as are the identified potential markets for these technologies. Chapter 5, System in Package (SiP) Solutions, presents information on the evolving market for ICs combined with passive devices within a single package. New product introductions are presented. Forecasts include units, prices, packaging revenue, device types, interconnection, and applications. **Chapter 6**, **Fan-in QFN Packages**, examines the latest new product introductions plus market forecasts for Fan-in QFN Packages. Forecasts include units, prices, packaging revenue and applications. Chapter 7, Wafer-Level Packages Including Fanout WLP, presents technological background on the technology, the latest new Fan-Out WLP product introductions, plus market forecasts for WLP by pitch and Fan-Out WLPs. Chapter 8, Flip Chip and Wire Bonding Interconnection, and Wire Bond Materials, reviews first-level package interconnection. Flip chip and wire bonding unit and package revenue forecasts are provided within the package, as well as flip chip bare die forecasts. Extensive flip chip forecasts are presented by device type and I/O count ranges, and by package type and I/O count range, both unit and revenue. New product highlights are also presented. Chapter 9, Substrates, presents the market, including an overview of substrate types and materials, and highlights of recent developments in substrates. Forecasts are provided for substrate units, area, and revenue by package type and substrate material. Chapter 10, Rising Chip Packaging Markets and Key Applications for IC Devices, includes forecasts of global IC units, revenue, and units by package families. The most popular package and I/O count range is presented for the most prominent IC devices. Key applications for small-footprint, high-performance packages are highlighted in this chapter. Advanced IC Packaging Technologies, Materials and Markets - 2012 Edition sells for \$3495 as a single-user license PDF file. Additional licenses sell for \$250 each and a corporate license sells for \$1000. With the purchase of the report, an Excel spreadsheet of all tables may be obtained for an additional \$750. # **About the Author** Sandra L. Winkler is the senior analyst for IC packaging at New Venture Research (NVR). She began her analyst career as an independent consultant to the telecommunications industry over 20 years ago. Since 1995, Ms. Winkler has authored all of NVR's (formerly ETP's) widely cited reports on IC packaging. She has spoken at numerous industry conferences, writes columns for Chip Scale Review magazine, Global SMT & Packaging News, and contributes articles to the IEEE CPMT Newsletter. Ms. Winkler is a senior member of IEEE/CPMT and serves on the executive committee for the IEEE-CPMT-SCV chapter where she is also the Program Chair. She holds a MBA from Santa Clara University. # Advanced IC Packaging Technologies, Materials, and Markets, 2012 Edition #### **Table of Contents** **Chapter 1: Introduction** **Chapter 2: Executive Summary** **Chapter 3: Stacked Packages** **Types of Stacked Packages** The Ins and Outs of Stacked Packages Interconnection Stacked Package as a Multicomponent Package Wafer Thinning **End Markets and Application Trends** **New Product Introductions Unit and Revenue Forecasts** Stacked Packages by Application **End Markets for Stacked Packages** Stacked Packages by Device Type Stacked Packages by Interconnection Chapter 4: Through Silicon Vias, 3-D and 2.5-D Integration Product Highlights TSV and 3-D Overview 2.5-D Interposers and Microbumps Wide I/O Creating the Vias Who Takes Ownership of each Process Steps? What does it Cost to Create 2.5-D and 3-D Devices? Issues / Solutions / Call to Action 3-D Die-Stacking Technology Requirements **Bonding Methods** Via First, Middle, or Last Technology Via Etching and Filling **New Product/Process Highlights** **Advances in Test Industry Consortiums** **Market Potential / Future Markets** Forecasts (2.5-D, 3-D, Interposer) Chapter 5: System in Package (SiP) Solutions **New Product Introductions/Highlights** SiP Forecasts - Summary - SiPs by Application - SiPs by Device Type - SiPs by Interconnection **Summary Units and Revenue** **Chapter 6: Fan-in QFN Packages** Overview **Product Introductions** **Market Forecasts** Chapter 7: Wafer-Level Packages including Fan-out WLPs Wafer-Level Package Overview **New Product Introductions** Forecasts by Pitch Forecasts of Fan-out WLP Chapter 8: Flip Chip and Wire Bonding Interconnection, and Wire Bond Materials Interconnection Overview Wire Bonding Flip Chip **TAB** Wafer-Bumping and Process Overview Alternatives to Solder Total Flip Chip Forecast by Device Type and I/O Count Range Flip Chip Package Units and Revenue by I/O **Bare Die Flip Chip Application Forecast** Wire Bond Forecast (Units and Revenue) Wire Bond Materials Forecast **Chapter 9: Substrates** Overview Ceramic Laminate **HDIS** Microvia Structures **Creating Microvias** **Coreless Substrates** Flex Tape **Embedded Passives** Thermal Substrates **New Product Highlights** **Forecasts** Units by Pitch (PGA, BGA, FBGA) Substrate Unit, Area, Revenue Summary **Chapter 10: Rising Chip Packaging Markets and Key Applications for IC Devices** **Application Product Forecasts** - Cellular Handset and Infrastructure Market Forecasts - Notebooks, Netbooks, Tablets, Desktop, Server, Workstation **Market Forecasts** - Set-Top Box, DVD Players/Recorders, Personal Navigation Systems, Digital Cameras/Camcorders, and Audio **Products Market Forecasts** # Advanced IC Packaging Technologies, Materials, and Markets, 2012 Edition #### **Partial List of Tables** Table 4-1 TSV Potential Markets, 2011-2016 Table 4-4 2.5-D and 3-D Forecast, 2011-2016 Table 4-5 Interposer Forecast, 2011-2016 Table 5-4 SiPs by Device Type, 2011-2016 Table 6-1 QFN and Fan-In QFN / QFP Units Table 5-5 Interconnection of SiPs, 2011-2016 Table 5-1 SiPs, 2011-2016 Table 6-2 Fan-In QFN Units Table 5-3 SiP Applications, 2012 Table 7-1 WLP I/O Pitch, 2011-2016 Table 4-2 TSV Potential Market Revenue, 2011-2016 Table 5-2 Embedded Passives and Actives, 2011-2016 Table 4-3 2.5-D and 3-D Forecast by Package Type, 2011-2016 Table 8-1 Common UBM Stacks for Solder and Gold Bumping Table 8-3 MPU Flip Chip Units, 2011-2016 Table 8-7 DSP Flip Chip Units, 2011-2016 Table 9-4 PGA Substrates, 2011-2016 Table 9-5 BGA Substrates, 2011-2016 Table 9-6 FBGA Substrates, 2011-2016 Table 9-1 PGA Units by I/O Pitch, 2011-2016 Table 9-2 BGA Units by I/O Pitch, 2011-2016 Table 9-3 FBGA Units by I/O Pitch, 2011-2016 Table 8-4 MPU Flip Chip Package Revenue, 2011-2016 Table 8-8 DSP Flip Chip Package Revenue, 2011-2016 Table 10-1 Cellular Handset and IC Forecast, 2011-2016 Table 8-6 32-Bit MCU Flip Chip Package Revenue, 2011- Table 8-5 32-Bit MCU Flip Chip Units, 2011-2016 | ble 8-2 Area Array Flip Chip vs. Fine-Pitch Flip Chip | Table 10-2 Cellular Infrastructure IC Forecast, 2011 Table 10-3 Tablet and IC Forecast, 2011-2016 | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | The latest packaging products, services, and research o | of the following companies and organizations a | are profiled | | Glass Solutions vanced Semiconductor Engineering (ASE) erta Corp. nkor Technology Sang, Inc. NNECTEC JAPAN Corp. IP America w Electronic Materials dicott Interconnect Technologies SEM.SE/CMP-GC gale jitsu Advanced Technologies jitsu Integrated Microtechnology orgia Institute of Technology achi Chemical Co. M lustrial Technology Research Institute (ITRI) rensas Corp. rea Advanced Institute of Science and chnology (KAIST) rea Electronics Technology Institute, Packaging search Center | KTH Royal Institute of Technology LETI, CEA MicroTEC MultiTest NANIUM S.A. National Chiao Tung University Oracle Labs Osaka University Palo Alto Research Center Rambus, Inc. Samsung Electronics Shinko Electronic Industries Siliconware Precision Industries Siliconware Precision Industries Smoltek SPTS Technology STMicroelectronics STATS ChipPac Taiwan Semiconductor Manufacturing Texas Instruments Tohoku University University of California, Irvine Published December 2012, 315+ P | | | Or | der Form | | | Payment Method Check in the amount of \$ is enclosed. Invoice per P.O. # Please charge: Visa MasterCard American Express Card # Exp Name On Card Signature Date | Name Title Company Address City/State/Zip Telephone Fax E-mail | | | Advanced IC Packaging Technologies, Materials and | d Markets, 2012 Edition - single user license | \$3495 | | Extra Licenses (\$250 each), Corpor | rate License (\$1000) | | | <b>Returns:</b> No return privileges. <b>International Orders:</b> Must be prepaid, please contact us for payment arrangements. | Excel Spreadsheet (\$750) | | | New Venture Research | Subtotal | | | 337 Clay St., Suite 101<br>Nevada City, CA 95959<br>Tel: (408) 244-1100 Fax: (408) 864-2138 | All files are in PDF format only | |